# **OLED MODULE SPECIFICATION** | No. | Items | Specification | Unit | |-----|-------------------|----------------------------------|-------| | 1 | Display Mode | Passive Matrix OLED | - | | 2 | Display Color | Monochrome (Yellow) | - | | 3 | Duty | 1/64 | - | | 4 | Resolution | 256(H) x 64(V) | Pixel | | 5 | Active Area | 69.104 (W) x 17.264 (H) | mm | | 6 | Outline Dimension | 84.00 (W) x 25.80 (H) x 2.00 (D) | mm | | 7 | Pixel Pitch | 0.27 (W) x 0.27 (H) | mm | | 8 | Pixel Size | 0.254 (W) x 0.254 (H) | mm | | 9 | Driver IC | SSD1322 | - | | 10 | Interface | 8-bit parallel,4-wire SPI | - | | 11 | Weight | 8.8 | g | ## **REVISION RECORD** | REV NO. | REV DATE | CONTENTS | REMARKS | |---------|------------|-------------------------------------|---------| | 1.0 | 2008-05-12 | Preliminary | | | 2.0 | 2014-06-06 | Old part # ASI-O-28025664P-PQ-YBS/M | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | # ALL SHORE INDUSTRIES ## ASI-O-280JAYYH10/M # **CONTENT** - PHYSICAL DATA - EXTERNAL DIMENSIONS - ABSOLUTE MAXIMUM RATINGS - ELECTRICAL CHARACTERISTICS - TIMING OF POWER SUPPLY - ELECTRO-OPTICAL CHARACTERISTICS - INTERFACE PIN CONNECTIONS - RELIABILITY TESTS - OUTGOING QUALITY CONTROL SPECIFICATION - CAUTIONS IN USING OLED MODULE ## **■ PHYSICAL DATA** | No. | Items | Specification | Unit | |-----|-------------------|----------------------------------|-------| | 1 | Display Mode | Passive Matrix OLED | - | | 2 | Display Color | Monochrome (Yellow) | - | | 3 | Duty | 1/64 | - | | 4 | Resolution | 256(H) x 64(V) | Pixel | | 5 | Active Area | 69.104 (W) x 17.264 (H) | mm | | 6 | Outline Dimension | 84.00 (W) x 25.80 (H) x 2.00 (D) | mm | | 7 | Pixel Pitch | 0.27 (W) x 0.27 (H) | mm | | 8 | Pixel Size | 0.254 (W) x 0.254 (H) | mm | | 9 | Driver IC | SSD1322 | - | | 10 | Interface | 8-bit parallel,4-wire SPI | - | | 11 | Weight | 8.8 | g | # **■ EXTERNAL DIMENSIONS** #### ■ ABSOLUTE MAXIMUM RATINGS | Items | Symbol | Min | Typ. | Max | Unit | Notes | |---------------------------------------|-------------------|--------|------|----------|------------|-------| | Supply voltage for logic | $V_{DD}$ | -0.5 | - | 2.75 | V | 1,2 | | Supply voltage for operation | V <sub>CI</sub> | -0.3 | - | 4 | V | 1,2 | | Supply voltage for I/O pins | V <sub>DDIO</sub> | -0.5 | - | $V_{CI}$ | V | 1,2 | | Supply voltage for display | Vcc | -0.5 | - | 16 | V | 1,2 | | Operating current for V <sub>CC</sub> | $I_{CC}$ | - | - | 55 | mA | 1,2 | | Operating temperature | Тор | -30 | - | 85 | $^{\circ}$ | - | | Storage temperature | Tst | -40 | - | 90 | $^{\circ}$ | - | | Life time(80cd/m <sup>2</sup> ) | - | 40,000 | - | - | hour | 3 | | Humidity | - | - | - | 90 | %RH | _ | Note 1: All the above voltages are on the basis of $V_{SS} = 0V$ . Note 2: When this module is used beyond the above absolute maximum ratings, permanent breakage of the module may occur. Also, for normal operations, it is desirable to use this module under the conditions according to electro-optical characteristics. If this module is used beyond these conditions, malfunctioning of the module can occur and the reliability of the module may deteriorate. Note 3: $V_{CC}$ = 12.0V, $T_a$ = 25 °C, 50% Checkerboard. Software configuration follows Actual Application Example . End of lifetime is specified as 50% of initial brightness reached. The average operating lifetime at room temperature is estimated by the accelerated operation at high temperature conditions. #### ■ ELECTRICAL CHARACTERISTICS #### **DC** Characteristics | Items | Symbol | Conditions | Min | Тур. | Max | Unit | |----------------------------------------|-----------------------|--------------------------------------------|----------------------|------|---------------|------| | Supply voltage for logic | $V_{DD}$ | | 2.4 | 2.5 | 2.6 | V | | Supply voltage for display | $V_{CC}$ | Note 4 | 11.5 | 12 | 12.5 | V | | Supply voltage for operation | $V_{CI}$ | | 2.4 | 2.8 | 3.5 | V | | Supply voltage for I/O pins | $V_{ m DDIO}$ | | 1.65 | 1.8 | $V_{CI}$ | V | | High level input | V <sub>IH</sub> | | $0.8V_{\rm DDIO}$ | - | $V_{ m DDIO}$ | V | | Low level input | $V_{\rm IL}$ | | 0 | - | $0.2V_{DDIO}$ | V | | High level output | V <sub>OH</sub> | $I_{OUT} = 100 \mu\text{A}, 3.3 \text{MH}$ | 0.9V <sub>DDIO</sub> | - | $V_{ m DDIO}$ | V | | Low level output | Vol | $I_{OUT} = 100 \mu\text{A}, 3.3 \text{MH}$ | 0 | - | $0.1V_{DDIO}$ | V | | On anoting augment for V | T | Note 5 | - | 1.8 | 2.25 | mA | | Operating current for V <sub>CI</sub> | $I_{CI}$ | Note 6 | - | 1.8 | 2.25 | mA | | | Ţ | Note 5 | - | 25.5 | 31.9 | mA | | Operating current for V <sub>CC</sub> | $I_{CC}$ | Note 6 | - | 40.1 | 51.1 | mA | | Sleep mode current for V <sub>CI</sub> | I <sub>CI,SLEEP</sub> | | - | 1 | 5 | μA | | Sleep mode current for V <sub>CC</sub> | I <sub>CC,SLEEP</sub> | | - | 1 | 5 | μA | Note 4: Supply Voltage for Display $(V_{CC})$ are subject to the change of the panel characteristics and the customer s request. Note 5: $V_{CI} = 2.8V$ , $V_{CC} = 12V$ , 50% Display Area Turn on. Note 6: $V_{CI} = 2.8V$ , $V_{CC} = 12V$ , 100% Display Area Turn on. <sup>\*</sup> Software configuration follows Actual Application Example . #### **♦**AC Characteristics 1. 80XX-Series MPU Parallel Interface Timing Characteristics: | Symbol | Description | Min | Max | Unit | |--------------------|--------------------------------------|-----|-----|------| | t <sub>cycle</sub> | Clock Cycle Time | 300 | - | ns | | t <sub>AS</sub> | Address Setup Time | 10 | - | ns | | t <sub>AH</sub> | Address Hold Time | 0 | - | ns | | $t_{DSW}$ | Write Data Setup Time | 40 | - | ns | | t <sub>DHW</sub> | Write Data Hold Time | 7 | - | ns | | t <sub>DHR</sub> | Read Data Hold Time | 20 | - | ns | | t <sub>OH</sub> | Output Disable Time | _ | 70 | ns | | $t_{ACC}$ | Access Time | _ | 140 | ns | | t <sub>PWLR</sub> | Read Low Time | 150 | - | ns | | t <sub>PWLW</sub> | Write Low Time | 60 | - | ns | | t <sub>PWHR</sub> | Read High Time | 60 | - | ns | | t <sub>PWHW</sub> | Write High Time | 60 | - | ns | | t <sub>CS</sub> | Chip Select Setup Time | 0 | - | ns | | t <sub>CSH</sub> | Chip Select Hold Time to Read Signal | 0 | - | ns | | t <sub>CSF</sub> | Chip Select Hold Time | 20 | - | ns | | t <sub>R</sub> | Rise Time | - | 15 | ns | | t <sub>F</sub> | Fall Time | _ | 15 | ns | \* $(V_{DD}$ - $V_{SS}$ = 2.4V to 2.6V, $V_{DDIO}$ = 1.6V, $V_{CI}$ = 2.8V, $T_a$ = 25°C) ## 2. 68XX-Series MPU Parallel Interface Timing Characteristics: | Symbol | Description | Min | Max | Unit | |--------------------|--------------------------------------|-----|-----|------| | t <sub>cycle</sub> | Clock Cycle Time | 300 | - | ns | | t <sub>AS</sub> | Address Setup Time | 10 | - | ns | | t <sub>AH</sub> | Address Hold Time | 0 | - | ns | | t <sub>DSW</sub> | Write Data Setup Time | 40 | - | ns | | t <sub>DHW</sub> | Write Data Hold Time | 7 | - | ns | | t <sub>DHR</sub> | Read Data Hold Time | 20 | - | ns | | t <sub>OH</sub> | Output Disable Time | _ | 70 | ns | | t <sub>ACC</sub> | Access Time | _ | 140 | ns | | DW | Chip Select Low Pulse Width (Read) | 120 | | | | $PW_{CSL}$ | Chip Select Low Pulse Width (Write) | 60 | - | ns | | DW | Chip Select High Pulse Width (Read) | 60 | | | | $PW_{CSH}$ | Chip Select High Pulse Width (Write) | 60 | - | ns | | t <sub>R</sub> | Rise Time | _ | 15 | ns | | t <sub>F</sub> | Fall Time | _ | 15 | ns | \* $(V_{DD} - V_{SS} = 2.4 \text{V to } 2.6 \text{V}, V_{DDIO} = 1.6 \text{V}, V_{CI} = 2.8 \text{V}, T_a = 25 ^{\circ}\text{C})$ ## 3. Serial Interface Timing Characteristics: (4-wire SPI) | Symbol | Description | Min | Max | Unit | |--------------------|------------------------|-----|-----|------| | t <sub>cycle</sub> | Clock Cycle Time | 100 | - | ns | | $t_{AS}$ | Address Setup Time | 15 | - | ns | | $t_{AH}$ | Address Hold Time | 15 | - | ns | | $t_{CSS}$ | Chip Select Setup Time | 20 | - | ns | | $t_{CSH}$ | Chip Select Hold Time | 10 | - | ns | | $t_{ m DSW}$ | Write Data Setup Time | 15 | - | ns | | $t_{ m DHW}$ | Write Data Hold Time | 15 | - | ns | | $t_{CLKL}$ | Clock Low Time | 20 | - | ns | | $t_{CLKH}$ | Clock High Time | 20 | - | ns | | $t_R$ | Rise Time | - | 15 | ns | | $t_{ m F}$ | Fall Time | _ | 15 | ns | \* $(V_{DD} - V_{SS} = 2.4 V \text{ to } 2.6 V, V_{DDIO} = 1.6 V, V_{CI} = 2.8 V, T_a = 25 ^{\circ}C)$ ### 4. Serial Interface Timing Characteristics: (3-wire SPI) | Symbol | Description | Min | Max | Unit | |--------------------|------------------------|-----|-----|------| | t <sub>cycle</sub> | Clock Cycle Time | 100 | - | ns | | $t_{AS}$ | Address Setup Time | 15 | - | ns | | $t_{AH}$ | Address Hold Time | 15 | - | ns | | $t_{CSS}$ | Chip Select Setup Time | 20 | - | ns | | $t_{CSH}$ | Chip Select Hold Time | 10 | - | ns | | $t_{ m DSW}$ | Write Data Setup Time | 15 | - | ns | | $t_{ m DHW}$ | Write Data Hold Time | 15 | - | ns | | $t_{CLKL}$ | Clock Low Time | 20 | - | ns | | t <sub>CLKH</sub> | Clock High Time | 20 | _ | ns | | t <sub>R</sub> | Rise Time | _ | 15 | ns | | $t_{\mathrm{F}}$ | Fall Time | _ | 15 | ns | # \* ( $V_{DD}$ - $V_{SS}$ = 2.4V to 2.6V, $V_{DDIO}$ = 1.6V, $V_{CI}$ = 2.8V, $T_a$ = 25°C) #### ■ TIMING OF POWER SUPPLY #### 1. Commands Refer to the Technical Manual for the SSD1322 #### 2. Power down and Power up Sequence To protect OEL panel and extend the panel life time, the driver IC power up/down routine should include a delay period between high voltage and low voltage power sources during turn on/off. It gives the OEL panel enough time to complete the action of charge and discharge before/after the operation. #### 1.2.1 Power up Sequence: - 1. Power up V<sub>DD</sub> & V<sub>DDIO</sub> - 2. Send Display off command - 3. Initialization - 4. Clear Screen - 5. Power up V<sub>CC C</sub> - 6. Delay 100ms (When V<sub>CC C</sub> is stable) - 7. Send Display on command #### 1.2.2 Power down Sequence: - 1. Send Display off command - 2. Power down Vcc c - Delay 100ms (When V<sub>CC C</sub> is reach 0 and panel is completely discharges) - 4. Power down V<sub>DD</sub> & V<sub>DDIO</sub> #### Note 8: - 1) Since an ESD protection circuit is connected between $V_{DD}$ , $V_{DDIO}$ and $V_{CC\ C}$ inside the driver IC, $V_{CC\ C}$ becomes lower than $V_{DD}$ & $V_{DDIO}$ whenever $V_{DD}$ & $V_{DDIO}$ is ON and $V_{CC\ C}$ is OFF. - 2) V<sub>CC C</sub> should be kept float (disable) when it is OFF. - 3) Power Pins (VDD, VDDIO, VCC\_C) can never be pulled to ground under any circumstance. - 4) V<sub>DD</sub> & V<sub>DDIO</sub> should not be power down before V<sub>CC</sub> c power down. #### 3. Reset Circuit When RES# input is low, the chip is initialized with the following status: - Display is OFF - 2. 480×128 Display Mode - 3. Normal segment and display data column and row address mapping (SEG0 mapped to column address 00h and COM0 mapped to row address 00h) - 4. Display start line is set at display RAM address 0 - 5. Column address counter is set at 0 - 6. Normal scan direction of the COM outputs - 7. Contrast control registers is set at 7Fh #### 4. Actual Application Example Command usage and explanation of an actual example <Initialization> If the noise is accidentally occurred at the displaying window during the operation, please reset the display in order to recover the display function. # ■ ELECTRO-OPTICAL CHARACTERISTICS (Ta=25°C) | Items | | Symbol | Min. | Тур. | Max. | Unit | Remark | |--------------------------|-----------------|--------|---------|------|------|--------------------|--------------------------------------------| | Operating Lum | inance | L | 60 | 80 | - | cd /m <sup>2</sup> | Yellow | | Power Consumption | | P | - | - | - | mW | 30% pixels<br>ON<br>L=110cd/m <sup>2</sup> | | Frame Freque | Frame Frequency | | - | - | - | Hz | | | Color Coordinate | Vallanı | CIE x | 0.44 | 0.48 | 0.52 | CIE1931 | Darkroom | | Color Coordinate | Yellow | CIE y | 0.46 | 0.50 | 0.54 | | | | Dagnanga Tima | Rise | Tr | - | - | - | ms | - | | Response Time | Decay | Td | - | - | - | ms | - | | Contrast Ratio* | | Cr | 20000:1 | - | - | | Darkroom | | Viewing Angle Uniformity | | Δθ | 160 | - | - | Degree | - | Note: Brightness (L br) is subject to the change of the panel characteristics and the customer s request. Software configuration follows Actual Application Example . <sup>\*</sup> Optical measurement taken at $V_{DD}$ = 2.8V, $V_{CC}$ = 12V. #### ■ INTERFACE PIN CONNECTIONS #### 1. Block Diagram MCU Interface Selection: BS0 and BS1 Pins connected to MCU interface: D7~D0, E/RD#, R/W#, D/C#, CS#, and RES# C1, C3, C5: 0.1 C2, C4: 4.7μF C6: 10μF C6: 10µ1 C7: 1µF C8: 4.7uF / 25V Tantalum Capacitor R1: $680k\Omega$ , R1 = (Voltage at IREF – VSS) / IREF R2: 50Ω, 1/4W D1: ≤1.4V, 0.5W # BLL SHORE INDUSTRIES # ASI-O-280JAYYH10/M #### 2. Pin Definition | Pin Number | Symbol | Type | Function | |--------------|--------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Power Supply | 1 | | | | 26 | VCI | P | Power Supply for Operation This is a voltage supply pin. It must be connected to external source & always be equal to or higher than VDD & VDDIO. | | 25 | VDD | P | Power Supply for Core Logic Circuit This is a voltage supply pin. It can be supplied externally (within the range of 2.4~2.6V) or regulated internally from VCI. A capacitor should be connected between this pin & VSS under all circumstances. | | 24 | VDDIO | P | Power Supply for I/O Pin This pin is a power supply pin of I/O buffer. It should be connected to VDD or external source. All I/O signal should have VIH reference to VDDIO. When I/O signal pins (BS0~BS1, D0~D7, control signals) pull high, they should be connected to VDDIO. | | 2 | VSS | P | Ground of Logic Circuit This is a ground pin. It also acts as a reference for the logic pins. It must be connected to external ground. | | 3, 29 | VCC | P | Power Supply for OEL Pan 1 These are the most positive voltage supply pin of the chip. They must be connected to external source. | | 5, 28 | VLSS | P | Ground of Analog Circuit These are the analog ground pins. They should be connected to VSS externally. | | Driver | | | | | 22 | IREF | I | Current Reference for Brightness Adjustment This pin is segment current reference pin. A resistor should be connected between this pin and VSS. Set the current lower than 10uA. | | 4 | VCOMH | P | Voltage Output High Level for COM Signal This pin is the input pin for the voltage output high level for COM signals. A tantalum capacitor should be connected between this pin and VSS. | | 27 | VSL | P | Voltage Output Low Level for SEG Signal This is segment voltage reference pin. When external VSL is not used, this pin should be left open. When external VSL is used, this pin should connect with resistor and diode to ground. | | Testing Pads | | | | | 21 | FR | О | Frame Frequency Triggering Signal This pin will send out a signal that could be used to identify the driver status. Nothing should be connected to this pin. It should be left open individually. | | Pin Number | Symbol | I/O | Function | | | |------------|------------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------| | Interface | | | | | | | 16<br>17 | BS0<br>BS1 | I | Communicating Protocol Select These pins are MCU interface select following table: 3-wire SPI 4-wire SPI 8-bit 68XX Parallel 8-bit 80XX Parallel | BS0 1 0 1 0 | . See the BS1 0 1 1 | | 20 | RES# | I | Power Reset for Controller and I<br>This pin is reset signal input. Wi<br>initialization of the chip is executed. | | in is low, | | 19 | CS# | I | Chip Select This pin is the chip select input. Th MCU communication only when CS# | | | | 18 | D/C# | I | Data/Command Control This pin is Data/Command control pi pulled high, the input at D7~D0 is tre When the pin is pulled low, the inpu transferred to the command reg relationship to MCU interface signal Timing Characteristics Diagrams. | eated as di<br>ut at D7~l<br>gister. I | splay data.<br>D0 will be<br>For detail | | 14 | E/RD# | I | Read/Write Enable or Read This pin is MCU interface input. W 68XX-series microprocessor, this pin Enable (E) signal. Read/write operati this pin is pulled high and the CS# is When connecting to an 80XX-micr receives the Read (RD#) signal. Do initiated when this pin is pulled low low. When serial mode is selected, this pi to VSS. | n will be used to the control of | ated when r, this pin peration is tis pulled | | 15 | R/W# | I | Read/Write Select or Write This pin is MCU interface input. W 68XX-series microprocessor, this p Read/Write (R/W#) selection input "High" for read mode and pull it mode. When 80XX interface mode is select the Write (WR#) input. Data write when this pin is pulled low and the Cs When serial mode is selected, this pi to VSS. | oin will be a Pull the to "Low" eted, this properation S# is pulle | e used as his pin to for write bin will be is initiated d low. | | 6~13 | D7~D0 | I/O | Host Data Input/Output Bus These pins are 8-bit bi-directional connected to the microprocessor's date mode is selected, D1 will be the seriand D0 will be the serial clock input St. Unused pins must be connected to V serial mode. | ta bus. V<br>rial data ir<br>SCLK. | Vhen serial<br>nput SDIN | | Pin Number | Symbol | I/O | Function | | | |------------|------------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | Reserve | | | | | | | 23 | N.C. | - | Reserved Pin The N.C. pin between function pins are reserved for compatible and flexible design. | | | | 1, 30 | N.C. (GND) | - | Reserved Pin (Supporting Pin) The supporting pins can reduce the influences from stresses on the function pins. These pins must be connected to external ground. | | | ## ■ RELIABILITY TESTS | Item | | Condition | Criterion | | |--------------------------------------------------------|----------------------------------------------------------------------|----------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------|--| | High Temperature Storage (HTS) | | 90±2°C, 500 hours | <ol> <li>After testing, the function test is ok.</li> <li>After testing, no addition to the defect.</li> </ol> | | | High Temperature Operating (HTO) | | 85±2°C, 500 hours | 3. After testing, the change of luminance should be within +/- 50% of initial value. | | | Low Temperature Storage (LTS) | | -40±2°C, 500 hours | 4. After testing, the change for the mono and area color must be within (+/-0.02, +/- | | | Low Temperature Operating (LTO) | | -30±2°C, 500 hours | 0.02) and for the full color it must be within (+/-0.04, +/-0.04) of initial value based on | | | High Temperature / High Humidity<br>Storage<br>(HTHHS) | | 60±3°C, 90%±3%RH, 500<br>hours | 1931 CIE coordinates. 5. After testing, the change of total current consumption should be | | | Thermal Shock (Non-operation) (TS) | | -40±2°C ~ 25°C ~ 85±2°C<br>(30min) (5min) (30min)<br>100cycles | within +/- 50% of initial value. | | | Vibration (Packing) | 10~55~10Hz,amplitu<br>de 1.5mm, 1 hour for<br>each direction x, y, z | 1. One box for each test. | and the alexanical defect | | | Drop<br>(Packing) | Height: 1 m, each time for 6 sides, 3 edges, 1 angle | 2. No addition to the cosmetic and the electrical defects. | | | Note: 1) For each reliability test, the sample quantity is 3, and only for one test item. 2) The HTHHS test is requested the Pure Water(Resistance>10M $\Omega$ ). ## **■OUTGOING QUALITY CONTROL SPECIFICATION** #### **♦**Standard According to GB/T2828.1-2003/ISO 2859-1: 1999 and ANSI/ASQC Z1.4-1993, General Inspection Level II. #### **◆** Definition - 1 Major defect: The defect that greatly affect the usability of product. - 2 Minor defect: The other defects, such as cosmetic defects, etc. - 3 Definition of inspection zone: Zone A: Active Area Zone B: Viewing Area except Zone A Zone C: Outside Viewing Area Note: As a general rule, visual defects in Zone C are permissible, when it is no trouble of quality and assembly to customer's product. ### **◆Inspection Methods** 1 The general inspection : under 20W x 2 or 40W fluorescent light, about 30cm viewing distance, within 45° viewing angle, under 25±5℃. 2 The luminance and color coordinate inspection: By PR705 or BM-7 or the equal equipments, in the dark room, under 25±5°C. ## **◆Inspection Criteria** 1 Major defect: AQL 0.65 | 01 401000 111 2 | | | |-------------------|----------------------------------------------------------|--| | Item | Criterion | | | F .: D | 1. No display or abnormal display is not accepted | | | Function Defect | 2. Open or short is not accepted. | | | | 3. Power consumption exceeding the spec is not accepted. | | | Outline Dimension | Outline dimension exceeding the spec is not accepted. | | | Glass Crack | Glass crack tends to enlarge is not accepted. | | 2 Minor Defect : AQL 1.5 | Item | Criterion | | | | | | |---------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------|-----------------|---------|--|--| | | Size | (mm) | Accepted Qty | | | | | Spot Defect (dimming and lighting spot) | | | Area A + Area B | Area C | | | | | Y | Φ≦0.10 | Ignored | | | | | | | $0.10 < \Phi \le 0.15$ | 3 | Ignored | | | | | | $0.15 < \Phi \le 0.20$ | 1 | | | | | | | 0.20<₽ | 0 | | | | | | Note: $\Phi (x+y)/2$ | | | | | | | Line | L ( Length ): mm | W ( Width ): mm | Area A + Area B | Area C | | | | Defect | / | W ≦ 0.03 | Ignored | | | | | (dimming and | L≦3.0 | $0.03 < W \le 0.05$ | 2 | | | | | lighting | L≦2.0 | $0.05 < W \le 0.08$ | 1 | Ignored | | | | line) | / | 0.08 <w< td=""><td>As spot defect</td><td></td></w<> | As spot defect | | | | | Remarks: The total of spot defect and line defect shall not exceed 4 pcs. | | | | | | | | Polarizer<br>Stain | Stain which can be wiped off lightly with a soft cloth or similar cleaning is accepted, otherwise, according to the Spot Defect and the Line Defect. | | | | | | | | 1. If scratch can be seen during operation, according to the criterions of the Spot Defect and the Line Defect. | | | | | | | | 2. If scratch can be seen only under non-operation or some special angle, the criterion is as below: | | | | | | | Polarizer | L ( Length ): mm | W ( Width ): mm | Area A + Area B | Area C | | | | Scratch | / | W ≤ 0.03 | Ignore | | | | | | 5.0 <l≦10.0< td=""><td><math>0.03 &lt; W \le 0.05</math></td><td>2</td><td rowspan="2">Ignore</td></l≦10.0<> | $0.03 < W \le 0.05$ | 2 | Ignore | | | | | L≦5.0 | $0.05 < W \le 0.08$ | 1 | | | | | | / | 0.08 <w< td=""><td>0</td><td colspan="2">1 </td></w<> | 0 | 1 | | | | | Size | | Area A + Area B | Area C | | | | Polarizer<br>Air Bubble | | $\Phi \leq 0.20$ | Ignored | | | | | | Y | $0.20 < \Phi \le 0.50$ | 2 | Ignored | | | | | X | $0.50 < \Phi \leq 0.80$ | 1 | | | | | | | 0.80<Ф | 0 | | | | | | 1. On the corner | | | | |---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|--|--| | | | (mm) | | | | | | < 2.0 | | | | | | x ≤ 2.0 | | | | | | y ≤ S | | | | | + | $z \leq t$ | | | | | z | | | | | Glass | 2. On the bonding edge | | | | | Defect | | | | | | (Glass | | (mm) | | | | Chiped) | 1 12 | $X \leq a/2$ | | | | | | y ≤ s / 3 | | | | | | z ≤t | | | | | The state of s | | | | | | 3. On the other edges | | | | | | 1 | (mm) | | | | | | $x \leq a/5$ | | | | | | .10 | | | | | | y ≤1.0 | | | | | | z ≤t | | | | | | | | | | | Note: t: glass thickness; s: pad width; a: the length of the edge | | | | | TCP<br>Defect | Crack, deep fold and deep pressure mark on the TCP are not accepted | | | | | Pixel Size | The tolerance of display pixel dimension should be within $\pm 20\%$ of the spec | | | | | Luminance | Refer to the spec or the reference sample | | | | | Color | Refer to the spec or the reference sample | | | | # ALL SHORE INDUSTRIES ## ASI-O-280JAYYH10/M #### ■ CAUTIONS IN USING OLED MODULE #### **♦** Precautions For Handling OLED Module: - 1. OLED module consists of glass and polarizer. Pay attention to the following items when handling: - i. Avoid drop from high, avoid excessive impact and pressure. - ii. Do not touch, push or rub the exposed polarizers with anything harder than an HB pencil lead. - iii. If the surface becomes dirty, breathe on the surface and gently wipe it off with a soft dry cloth. If it is terrible dirty, moisten the soft cloth with Isopropyl alcohol or Ethyl alcohol. Other solvents may damage the polarizer. Especially water, Ketone and Aromatic solvents. - iv. Wipe off saliva or water drops immediately, contact the polarizer with water over a long period of time may cause deformation. - v. Please keep the temperature within specified range for use and storage. Polarization degradation, bubble generation or polarizer peeling-off may occur with high temperature and high humidity. - vi. Condensation on the surface and the terminals due to cold or anything will damage, stain or dirty the polarizer, so make it clean as the way of iii. - 2. Do not attempt to disassemble or process the OLED Module. - 3. Make sure the TCP or the FPC of the Module is free of twisting, warping and distortion, do not pull or bend them forcefully, especially the soldering pins. On the other side, the SLIT part of the TCP is made to bend in the necessary case. - 4. When assembling the module into other equipment, give the glass enough space to avoid excessive pressure on the glass, especially the glass cover which is much more fragile. - 5. Be sure to keep the air pressure under 120 kPa, otherwise the glass cover is to be cracked. - 6. Be careful to prevent damage by static electricity: - i. Be sure to ground the body when handling the OLED Modules. - ii. All machines and tools required for assembling, such as soldering irons, must be properly grounded. - iii. Do not assemble and do no other work under dry conditions to reduce the amount of static electricity generated. A relative humidity of 50%-60% is recommended. - iv. Peel off the protective film slowly to avoid the amount of static electricity generated. - v. Avoid to touch the circuit, the soldering pins and the IC on the Module by the body. - vi. Be sure to use anti-static package. - 7. Contamination on terminals can cause an electrochemical reaction and corrade the terminal circuit, so make it clean anytime. - 8. All terminals should be open, do not attach any conductor or semiconductor on the terminals. - 9. When the logic circuit power is off, do not apply the input signals. - 10. Power on sequence: $V_{DD} \rightarrow V_{PP}$ , and power off sequence: $V_{PP} \rightarrow V_{DD}$ . - 11. Be sure to keep temperature, humidity and voltage within the ranges of the spec, otherwise shorten Module's life time, even make it damaged. - 12. Be sure to drive the OLED Module following the Specification and Datasheet of IC controller, otherwise something wrong may be seen. 13. When displaying images, keep them rolling, and avoid one fixed image displaying more than 30 seconds, otherwise the residue image is to be seen. This is the speciality of OLED. #### **◆**Precautions For Soldering OLED Module: - 1. Soldering temperature : $260^{\circ}\text{C} \pm 10^{\circ}\text{C}$ . - 2. Soldering time: 3-4 sec. - 3. Repeating time: no more than 3 times. - 4. If soldering flux is used, be sure to remove any remaining flux after finishing soldering operation. (This does not apply in the case of a non-halogen type of flux.) It is recommended to protect the surface with a cover during soldering to prevent any damage due to flux spatters. #### **♦** Precautions For Storing OLED Module: - 1. Be sure to store the OLED Module in the vacuum bag with dessicant. - 2. If the Module can not be used up in 1 month after the bag being opened, make sure to seal the Module in the vacuum bag with dessicant again. - 3. Store the Module in a dark place, do not expose to sunlight or fluorescent light. - 4. The polarizer surface should not touch any other objects. It is recommended to store the Module in the shipping container. - 5. It is recommended to keep the temperature between 0°C and 30°C, the relative humidity not over 60%. ### **♦** Limited Warranty Unless relevant quality agreements signed with customer and law enforcement, for a period of 12 months from date of production, all products (except automotive products) All Shore will replace or repair any of its OLED modules which are found to be functional defect when inspected in accordance with All Shore OLED acceptance standards (copies available upon request). Cosmetic/visual defects must be returned to All Shore within 90 days of shipment. Confirmation of such date should be based on freight documents. The warranty liability of All Shore is limited to repair and/or replacement on the terms above. All Shore will not be responsible for any subsequent or consequential events. ## **◆Return OLED Module Under Warranty:** - 1. No warranty in the case that the precautions are disregarded. - 2. Module repairs will be invoiced to the customer upon mutual agreement. Modules must be returned with sufficient description of the failures or defects.