

# OLED MODULE SPECIFICATION ASI-O-223DAYYHE0/M

| No. | Items         | Specification                    | Unit  |
|-----|---------------|----------------------------------|-------|
| 1   | Display Mode  | Passive Matrix OLED              | -     |
| 2   | Display Color | Monochrome (Yellow)              | -     |
| 3   | Duty          | 1/32                             | -     |
| 4   | Resolution    | 128(H) x 32(V)                   | Pixel |
| 5   | Active Area   | 55.02 (W) x 13.10 (H)            | mm    |
| 6   | Panel size    | 62.00 (W) x 24.00 (H) x 2.00 (D) | mm    |
| 7   | Module size   | 62.00 (W) x 60.00 (H) x 2.00 (D) | mm    |
| 7   | Pixel Pitch   | 0.43 (W) x 0.41 (H)              | mm    |
| 8   | Pixel Size    | 0.41 (W) x 0.39 (H)              | mm    |
| 9   | Driver IC     | SSD1309                          | -     |
| 10  | Interface     | 8-bit CPU,4-wire SPI,IIC         | _     |
| 11  | Weight        | 5.82±10%                         | g     |



| REV NO. | REV DATE   | CONTENTS                            | REMARKS |
|---------|------------|-------------------------------------|---------|
| 1.0     | 2013-09-11 | First release                       |         |
| 2.0     | 2014-06-06 | Old part # ASI-O-22312832DO-Q-OYS/M |         |
|         |            |                                     |         |
|         |            |                                     |         |
|         |            |                                     |         |
|         |            |                                     |         |
|         |            |                                     |         |
|         |            |                                     |         |
|         |            |                                     |         |
|         |            |                                     |         |
|         |            |                                     |         |
|         |            |                                     |         |
|         |            |                                     |         |
|         |            |                                     |         |
|         |            |                                     |         |
|         |            |                                     |         |
|         |            |                                     |         |
|         |            |                                     |         |
|         |            |                                     |         |
|         |            |                                     |         |
|         |            |                                     |         |
|         |            |                                     |         |
|         |            |                                     |         |
|         |            |                                     |         |

## REVISION RECORD



# CONTENT

- PHYSICAL DATA
- EXTERNAL DIMENSIONS
- ABSOLUTE MAXIMUM RATINGS
- ELECTRICAL CHARACTERISTICS
- TIMING OF POWER SUPPLY
- ELECTRO-OPTICAL CHARACTERISTICS
- INTERFACE PIN CONNECTIONS
- RELIABILITY TESTS
- OUTGOING QUALITY CONTROL SPECIFICATION
- CAUTIONS IN USING OLED MODULE



## ■ PHYSICAL DATA

| No. | Items         | Specification                    | Unit  |
|-----|---------------|----------------------------------|-------|
| 1   | Display Mode  | Passive Matrix OLED              | -     |
| 2   | Display Color | Monochrome (Yellow)              | -     |
| 3   | Duty          | 1/32                             | -     |
| 4   | Resolution    | 128(H) x 32(V)                   | Pixel |
| 5   | Active Area   | 55.02 (W) x 13.10 (H)            | mm    |
| 6   | Panel size    | 62.00 (W) x 24.00 (H) x 2.00 (D) | mm    |
| 7   | Module size   | 62.00 (W) x 60.00 (H) x 2.00 (D) | mm    |
| 7   | Pixel Pitch   | 0.43 (W) x 0.41 (H)              | mm    |
| 8   | Pixel Size    | 0.41 (W) x 0.39 (H)              | mm    |
| 9   | Driver IC     | SSD1309                          | -     |
| 10  | Interface     | 8-bit CPU,4-wire SPI,IIC         | -     |
| 11  | Weight        | 5.82±10%                         | g     |





One Edgewater Plaza, Staten Island, NY 10305 \* Tel. 718-720-0018 \* Fax. 718-720-0225 \* Email: sales@allshore.com





| Items                            | Symbol          | Min     | Тур. | Max  | Unit | Notes |
|----------------------------------|-----------------|---------|------|------|------|-------|
| Supply voltage for logic         | V <sub>DD</sub> | -0.3    | -    | 4    | V    | 1,2   |
| Supply voltage for display       | V <sub>CC</sub> | 0       | -    | 15.0 | V    | 1,2   |
| Operating temperature            | Тор             | -40     | -    | 85   | °C   | 3     |
| Storage temperature              | Tst             | -40     | _    | 90   | °C   | 3     |
| Life time(120cd/m <sup>2</sup> ) | -               | 40,000  | -    | -    | hour | 4     |
| Life time(100cd/m <sup>2</sup> ) | -               | 100,000 | -    | -    | hour | 4     |
| Life time(80cd/m <sup>2</sup> )  | -               | 150,000 | -    | -    | hour | 4     |
| Humidity                         | -               | -       | -    | 90   | %RH  | -     |

## ■ ABSOLUTE MAXIMUM RATINGS

Note 1: All the above voltages are on the basis of  $V_{SS} = 0V$ .

Note 2: When this module is used beyond the above absolute maximum ratings, permanent breakage of the module may occur. Also, for normal operations, it is desirable to use this module under the conditions according to electro-optical characteristics. If this module is used beyond these conditions, malfunctioning of the module can occur and the reliability of the module may deteriorate.

Note 3: The defined temperature ranges do not include the polarizer. The maximum withstood temperature of the polarizer should be 80°C.

Note 4:  $V_{CC}$  = 12.5V, T<sub>a</sub> = 25 °C, 50% Checkerboard.

Software configuration follows Actual Application Example .

End of lifetime is specified as 50% of initial brightness reached. The average operating lifetime at room temperature is estimated by the accelerated operation at high temperature conditions.





## ELECTRICAL CHARACTERISTICS

## **DC** Characteristics

| Items                                  | Symbol                | Conditions                      | Min                   | Тур. | Max                  | Unit |
|----------------------------------------|-----------------------|---------------------------------|-----------------------|------|----------------------|------|
| Supply voltage for logic               | V <sub>DD</sub>       |                                 | 1.65                  | 2.8  | 3.3                  | V    |
| Supply voltage for display             | V <sub>CC</sub>       | Note 5                          | 12                    | 12.5 | 13                   | V    |
| High level input                       | V <sub>IH</sub>       | $I_{OUT} = 100 \mu A$ , 3.3MH   | $0.8 \ge V_{DD}$      | -    | V <sub>DD</sub>      | V    |
| Low level input                        | V <sub>IL</sub>       | $I_{OUT} = 100 \mu A, 3.3 MH$   | 0                     | -    | $0.2 \ x \ V_{DD}$   | V    |
| High level output                      | VOH                   | I <sub>OUT</sub> = 100µA, 3.3MH | 0.9 x V <sub>DD</sub> | -    | V <sub>DD</sub>      | V    |
| Low level output                       | Vol                   | $I_{OUT} = 100 \mu A, 3.3 MH$   | 0                     | -    | 0.1x V <sub>DD</sub> | V    |
| Operating current for V <sub>DD</sub>  | I <sub>DD</sub>       |                                 | -                     | 180  | 300                  | μA   |
|                                        |                       | Note 6                          | -                     | 11.4 | 14.3                 | mA   |
| Operating current for V <sub>CC</sub>  | I <sub>CC</sub>       | Note 7                          | -                     | 18.8 | 23.5                 | mA   |
|                                        |                       | Note 8                          | -                     | 36   | 45                   | mA   |
| Sleep mode current for V <sub>DD</sub> | I DD,SLEEP            |                                 | -                     | 1    | 5                    | μA   |
| Sleep mode current for V <sub>CC</sub> | I <sub>CC,SLEEP</sub> |                                 | -                     | 2    | 10                   | μA   |

Note 5: Supply Voltage for Display (V<sub>CC</sub>) are subject to the change of the panel characteristics and the customer s request.

Note 6:  $V_{DD}$  = 2.8V,  $V_{CC}$  = 12.5V, 30% Display Area Turn on.

Note 7:  $V_{DD}$ = 2.8V,  $V_{CC}$ = 12.5V, 50% Display Area Turn on.

Note 7:  $V_{DD}$ = 2.8V,  $V_{CC}$ = 12.5V, 100% Display Area Turn on.

Software configuration follows Actual Application Example .



## **AC** Characteristics

1. 80XX-Series MPU Parallel Interface Timing Characteristics:

| Symbol             | Description                          | Min | Max | Unit |
|--------------------|--------------------------------------|-----|-----|------|
| t <sub>cycle</sub> | Clock Cycle Time                     | 300 | -   | ns   |
| t <sub>AS</sub>    | Address Setup Time                   | 20  | -   | ns   |
| t <sub>AH</sub>    | Address Hold Time                    | 0   | -   | ns   |
| t <sub>DW</sub>    | Data Write Time                      | 70  | -   | ns   |
| t <sub>DSW</sub>   | Write Data Setup Time                | 40  | -   | ns   |
| t <sub>DHW</sub>   | Write Data Hold Time                 | 15  | -   | ns   |
| t <sub>DHR</sub>   | Read Data Hold Time                  | 20  | -   | ns   |
| t <sub>OH</sub>    | Output Disable Time                  | -   | 70  | ns   |
| t <sub>ACC</sub>   | Access Time                          | -   | 140 | ns   |
| t <sub>PWLR</sub>  | Read Low Time                        | 120 | -   | ns   |
| t <sub>PWLW</sub>  | Write Low Time                       | 60  | -   | ns   |
| t <sub>PWHR</sub>  | Read High Time                       | 60  | -   | ns   |
| t <sub>PWHW</sub>  | Write High Time                      | 60  | -   | ns   |
| t <sub>cs</sub>    | Chip Select Setup Time               | 0   | -   | ns   |
| t <sub>CSH</sub>   | Chip Select Hold Time to Read Signal | 0   | -   | ns   |
| t <sub>CSF</sub>   | Chip Select Hold Time                | 20  | -   | ns   |
| t <sub>R</sub>     | Rise Time                            | -   | 40  | ns   |
| t <sub>F</sub>     | Fall Time                            | -   | 40  | ns   |

 $^{*}$  (V\_{DD} - V\_{SS} = 1.65V to 3.3V, Ta = 25°C)



(*Write Timing*) (*Write Timing*) One Edgewater Plaza, Staten Island, NY 10305 \* Tel. 718-720-0018 \* Fax. 718-720-0225 \* Email: sales@allshore.com



2. 68XX-Series MPU Parallel Interface Timing Characteristics:

| Symbol             | Description                          | Min | Max | Unit |
|--------------------|--------------------------------------|-----|-----|------|
| t <sub>cycle</sub> | Clock Cycle Time                     | 300 | -   | ns   |
| t <sub>AS</sub>    | Address Setup Time                   | 20  | -   | ns   |
| t <sub>AH</sub>    | Address Hold Time                    | 0   | -   | ns   |
| t <sub>DW</sub>    | Data Write Time                      | 80  | -   | ns   |
| t <sub>DSW</sub>   | Write Data Setup Time                | 40  | -   | ns   |
| t <sub>DHW</sub>   | Write Data Hold Time                 | 20  | -   | ns   |
| t <sub>DHR</sub>   | Read Data Hold Time                  | 20  | -   | ns   |
| t <sub>OH</sub>    | Output Disable Time                  | -   | 70  | ns   |
| t <sub>ACC</sub>   | Access Time                          | -   | 140 | ns   |
|                    | Chip Select Low Pulse Width (Read)   | 120 |     | 20   |
| PVV <sub>CSL</sub> | Chip Select Low Pulse width (Write)  | 60  | -   | 115  |
|                    | Chip Select High Pulse Width (Read)  | 60  |     | 20   |
| PVVCSH             | Chip Select High Pulse Width (Write) |     | -   | 115  |
| t <sub>R</sub>     | Rise Time                            | -   | 40  | ns   |
| t <sub>F</sub>     | Fall Time                            | -   | 40  | ns   |

\* (V<sub>DD</sub> - V<sub>SS</sub> = 1.65V to 3.3V, T<sub>a</sub> = 25°C)





3. Serial Interface Timing Characteristics:

| Symbol             | Description            | Min | Мах | Unit |
|--------------------|------------------------|-----|-----|------|
| t <sub>cycle</sub> | Clock Cycle Time       | 100 | -   | ns   |
| t <sub>AS</sub>    | Address Setup Time     | 15  | -   | ns   |
| t <sub>AH</sub>    | Address Hold Time      | 15  | -   | ns   |
| t <sub>css</sub>   | Chip Select Setup Time | 20  | -   | ns   |
| t <sub>CSH</sub>   | Chip Select Hold Time  | 50  | -   | ns   |
| t <sub>DW</sub>    | Data Write Time        | 55  | -   | ns   |
| t <sub>DSW</sub>   | Write Data Setup Time  | 15  | -   | ns   |
| t <sub>DHW</sub>   | Write Data Hold Time   | 15  | -   | ns   |
| t <sub>CLKL</sub>  | Clock Low Time         | 50  | -   | ns   |
| t <sub>clĸH</sub>  | Clock High Time        | 50  | -   | ns   |
| t <sub>R</sub>     | Rise Time              | -   | 40  | ns   |
| t <sub>F</sub>     | Fall Time              | -   | 40  | ns   |

\* (V<sub>DD</sub> - V<sub>SS</sub> = 1.65V to 3.3V, T<sub>a</sub> = 25°C)

SCLK(D0)

SDIN(D1)

D7

D6

D5



D4

D3

D2

D1

D0



- ASI-O-223DAYYHE0/M
- 4. I<sup>2</sup>C Interface Timing Characteristics:

| Symbol              | Description                                                                  | Min | Мах | Unit |
|---------------------|------------------------------------------------------------------------------|-----|-----|------|
| t <sub>cycle</sub>  | Clock Cycle Time                                                             | 2.5 | -   | μs   |
| t <sub>hstart</sub> | Start Condition Hold Time                                                    | 0.6 | -   | μs   |
|                     | Data Hold Time (for "SDA <sub>OUT</sub> " Pin)                               |     |     | 20   |
| LHD                 | Data Hold Time (for "SDA <sub>IN</sub> " Pin)                                | 300 | _   | ns   |
| t <sub>SD</sub>     | Data Setup Time                                                              | 100 | -   | ns   |
| t <sub>sstart</sub> | Start Condition Setup Time<br>(Only relevant for a repeated Start condition) | 0.6 | -   | μs   |
| t <sub>sstop</sub>  | Stop Condition Setup Time                                                    | 0.6 | -   | μs   |
| t <sub>R</sub>      | Rise Time for Data and Clock Pin                                             |     | 300 | ns   |
| t <sub>F</sub>      | Fall Time for Data and Clock Pin                                             |     | 300 | ns   |
| t <sub>IDLE</sub>   | Idle Time before a New Transmission can Start                                | 1.3 | -   | μs   |

\* (V\_{DD} - V\_{SS} = 1.65V to 3.3V, T\_a = 25°C)





### ■ TIMING OF POWER SUPPLY

#### 1. Commands

Refer to the Technical Manual for the SSD1309

#### 2. Power down and Power up Sequence

To protect OEL panel and extend the panel life time, the driver IC power up/down routine should include a delay period between high voltage and low voltage power sources during turn on/off. It gives the OEL panel enough time to complete the action of charge and discharge before/after the operation.

#### 2.1 Power up Sequence:

- 1. Power up V<sub>DD</sub>
- 2. Send Display off command
- 3. Initialization
- 4. Clear Screen
- 5. Power up V
- 6. Delay 100ms
- (When V<sub>CC</sub> is stable) 7. Send Display on command

#### 2.2 Power down Sequence:

- 1. Send Display off command
- 2. Power down V<sub>CC</sub>
- Delay 100ms (When V<sub>CC</sub> is reach 0 and panel is completely discharges)
- 4. Power down  $V_{DD}$



#### Note 9:

- 1) Since an ESD protection circuit is connected between  $V_{DD}$  and  $V_{CC}$  inside the driver IC,  $V_{CC}$  becomes lower than  $V_{DD}$  whenever  $V_{DD}$  is ON and  $V_{CC}$  is OFF.
- 2) V<sub>cc</sub> should be kept float (disable) when it is OFF.
- 3) Power Pins ( $V_{DD}$ ,  $V_{CC}$ ) can never be pulled to ground under any circumstance.
- 4)  $V_{DD}$  should not be power down before  $V_{CC}$  power down.

#### 3. Reset Circuit

When RES# input is low, the chip is initialized with the following status:

- 1. Display is OFF
- 2. 128×32 Display Mode
- 3. Normal segment and display data column and row address mapping (SEG0 mapped to column address 00h and COM0 mapped to row address 00h)
- 4. Shift register data clear in serial interface
- 5. Display start line is set at display RAM address 0
- 6. Column address counter is set at 0
- 7. Normal scan direction of the COM outputs
- 8. Contrast control register is set at 7Fh
- 9. Normal display mode (Equivalent to A4h command)



#### 4. Actual Application Example

Command usage and explanation of an actual example

<Power up Sequence>



If the noise is accidentally occurred at the displaying window during the operation, please reset the display in order to recover the display function.

<Power down Sequence>



One Edgewater Plaza, Staten Island, NY 10305 \* Tel. 718-720-0018 \* Fax. 718-720-0225 \* Email: sales@allshore.com





## ■ ELECTRO-OPTICAL CHARACTERISTICS (Ta=25°C)

| Items            | Symbol                    | Min.  | Тур. | Max.      | Unit     | Remark  |          |
|------------------|---------------------------|-------|------|-----------|----------|---------|----------|
| Operating Lum    | L                         | 100   | 120  | -         | $cd/m^2$ | Yellow  |          |
| Color Coordinate | Yellow                    | CIE x | 0.46 | 0.50      | 0.54     | CIE1931 | Darkroom |
|                  |                           | CIE y | 0.45 | 0.49      | 0.53     |         |          |
| Contrast Ratio   |                           | Cr    | -    | >10,000:1 | -        |         | Darkroom |
| Viewing Angle U  | $\bigtriangledown \theta$ | -     | Free | -         | Degree   | -       |          |

Note : Brightness (L <sub>br</sub>) is subject to the change of the panel characteristics and the customer s request. Optical measurement taken at  $V_{DD} = 2.8V$ ,  $V_{CC} = 12.5V$ .

Software configuration follows Actual Application Example .



## ■ INTERFACE PIN CONNECTIONS

#### 1. Block Diagram



MCU Interface Selection: BS1 and BS2 Pins connected to MCU interface: CS#, RES#, D/C#, R/W#, E/RD#, and D0~D7

C1, C3: 0.1µF

- C2: 4.7µF
- C4: 10µF
- C5: 4.7µF / 25V Tantalum Capacitor
- R1: 910kΩ, R1 = (Voltage at IREF BGGND) / IREF



#### 2. Pin Definition

| Pin Number  | Symbol  | I/0                                                     | Function                                                                                                                           |  |                         |  |
|-------------|---------|---------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------|--|-------------------------|--|
| Power Suppl | у       |                                                         |                                                                                                                                    |  |                         |  |
| 5           | VDD     | Р                                                       | Power Supply for Logic Circuit                                                                                                     |  |                         |  |
|             |         |                                                         | Ground of Logic Circuit                                                                                                            |  |                         |  |
| 3           | VSS     | Р                                                       | This is a ground pin. It also acts as a reference for the logic pins. It must                                                      |  |                         |  |
|             |         |                                                         | Power Supply for OEL Panel                                                                                                         |  |                         |  |
| 23          | VCC     | P                                                       | This is the most positive voltage supply pin of the chip. It must be supply other ally                                             |  |                         |  |
| 2           |         | Б                                                       | Ground of Analog Circuit                                                                                                           |  |                         |  |
| 2           | VL33    | r                                                       | This is an analog ground pin. It should be connected to $V_{SS}$ externally.                                                       |  |                         |  |
| Driver      |         |                                                         |                                                                                                                                    |  |                         |  |
| 21          | IREE    | I                                                       | Current Reference for Brightness Adjustment<br>This pin is seament current reference pin. A resistor should be connect             |  |                         |  |
|             |         | -                                                       | between this pin and V <sub>55</sub> . Set the current at 10µA.                                                                    |  |                         |  |
| 22          | VCOMH   | 0                                                       | Voltage Output High Level for COM Signal<br>This pin is the input pin for the voltage output high level for COM signals.           |  |                         |  |
|             | 1001111 | capacitor should be connected between this pin and Vss. |                                                                                                                                    |  |                         |  |
| Interface   |         |                                                         |                                                                                                                                    |  |                         |  |
|             |         |                                                         | Communicating Protocol Select                                                                                                      |  |                         |  |
|             |         |                                                         | BS1 BS2                                                                                                                            |  |                         |  |
| 6           | BS1     | I                                                       | I <sup>2</sup> C 1 0                                                                                                               |  |                         |  |
| /           | BS2     |                                                         | 4-wire Serial 0 0                                                                                                                  |  |                         |  |
|             |         |                                                         |                                                                                                                                    |  | 8-bit 68XX Parallel 0 1 |  |
|             |         |                                                         | Power Reset for Controller and Driver                                                                                              |  |                         |  |
| 9           | RES#    | I                                                       | This pin is reset signal input. When the pin is low, initialization of the chip                                                    |  |                         |  |
|             |         |                                                         | Chip Select                                                                                                                        |  |                         |  |
| 8           | CS#     | I                                                       | This pin is the chip select input. The chip is enabled for MCU communication of when CS # is pulled low.                           |  |                         |  |
|             |         |                                                         | Data/Command Control                                                                                                               |  |                         |  |
|             |         |                                                         | This pin is Data/Command control pin. When the pin is pulled high, the input                                                       |  |                         |  |
|             |         |                                                         | D/~D0 will be interpreted as display data. When the pin is pulled low, the in at D7~D0 will be transferred to the command register |  |                         |  |
| 10          | D/C#    | T                                                       | When the pin is pulled high and serial interface mode is selected, the data at SI                                                  |  |                         |  |
| 10          | D/C#    | <b>1</b>                                                | will be interpreted as data. When it is pulled low, the data at SDIN will                                                          |  |                         |  |
|             |         |                                                         | address selection.                                                                                                                 |  |                         |  |
|             |         |                                                         | For detail relationship to MCU interface signals, please refer to the Tim                                                          |  |                         |  |
|             |         |                                                         | Characteristics Diagrams.                                                                                                          |  |                         |  |
|             |         |                                                         | This pin is MCU interface input. When interfacing to a 68XX-set                                                                    |  |                         |  |
|             |         |                                                         | microprocessor, this pin will be used as the Enable (E) signal. Read/write operat                                                  |  |                         |  |
| 12          | E/RD#   | I                                                       | is initiated when this pin is pulled high and the CS# is pulled low.                                                               |  |                         |  |
|             |         |                                                         | signal. Data read operation is initiated when this pin is pulled low and CS                                                        |  |                         |  |
|             |         |                                                         | pulled low.                                                                                                                        |  |                         |  |
|             |         |                                                         | When serial or I <sup>+</sup> C mode is selected, this pin must be connected to V <sub>SS</sub> .<br>Read/Write Select or Write    |  |                         |  |
|             |         |                                                         | This pin is MCU interface input. When interfacing to a 68XX-set                                                                    |  |                         |  |
|             | R/W#    | R/W# I                                                  | microprocessor, this pin will be used as Read/Write (R/W#) selection input.                                                        |  |                         |  |
| 11          |         |                                                         | When 80XX interface mode is selected, this pin will be the Write (WR#) inr                                                         |  |                         |  |
|             |         |                                                         | Data write operation is initiated when this pin is pulled low and the CS# is pulled                                                |  |                         |  |
|             |         |                                                         | low.<br>When serial or $I^2C$ mode is selected, this pin must be connected to $V_{cc}$                                             |  |                         |  |



| Pin Number    | Symbol     | 1/0 | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|---------------|------------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Interface (Co | ontinued)  |     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 13~20         | D0~D7      | I/O | Host Data Input/Output Bus<br>These pins are 8-bit bi-directional data bus to be connected to the<br>microprocessor's data bus. When serial mode is selected, D1 will be the serial<br>data input SDIN and D0 will be the serial clock input SCLK. When I <sup>2</sup> C mode is<br>selected, D2, D1 should be tired together and serve as SDA <sub>OUT</sub> , SDA <sub>IN</sub> in application<br>and D0 is the serial clock input, SCL.<br>Unused pins must be connected to V <sub>SS</sub> except for D2 in serial mode. |
| Reserve       |            |     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 4             | N.C.       | -   | Reserved Pin<br>The N.C. pin between function pins is reserved for compatible and flexible design.                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 1, 24         | N.C. (GND) | -   | Reserved Pin (Supporting Pin)<br>The supporting pins can reduce the influences from stresses on the function pins.<br>These pins must be connected to external ground as the ESD protection circuit.                                                                                                                                                                                                                                                                                                                         |





## **RELIABILITY TESTS**

| Item                                                   |                                                                      | Condition                                                      | Criterion                                                                                                                                                                                                                     |  |
|--------------------------------------------------------|----------------------------------------------------------------------|----------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| High Temperature Storage<br>(HTS)                      |                                                                      | 90±2°C, 500 hours                                              | <ol> <li>After testing, the<br/>function test is ok.</li> <li>After testing, no<br/>addition to the defect.</li> <li>After testing, the<br/>change of luminance<br/>should be within +/-<br/>50% of initial value.</li> </ol> |  |
| High Temperature Operating<br>(HTO)                    |                                                                      | 85±2°C, 500 hours                                              |                                                                                                                                                                                                                               |  |
| Low Temperature Storage (LTS)                          |                                                                      | -40 $\pm 2^{\circ}$ C, 500 hours                               | 4. After testing, the<br>change for the mono<br>and area color must be<br>within (+/-0.02, +/-                                                                                                                                |  |
| Low Temperature Operating<br>(LTO)                     |                                                                      | -40 $\pm 2^{\circ}$ C, 500 hours                               | 0.02) and for the full<br>color it must be within<br>(+/-0.04, +/-0.04) of<br>initial value based on                                                                                                                          |  |
| High Temperature / High Humidity<br>Storage<br>(HTHHS) |                                                                      | 60±3℃, 90%±3%RH, 240<br>hours                                  | <ul> <li>5. After testing, the change of total current consumption should be</li> </ul>                                                                                                                                       |  |
| Thermal Shock (Non-operation)<br>(TS)                  |                                                                      | -40±2°C ~ 25°C ~ 85±2°C<br>(30min) (5min) (30min)<br>100cycles | within +/- 50% of initial value.                                                                                                                                                                                              |  |
| Vibration<br>(Packing)                                 | 10~55~10Hz,amplitu<br>de 1.5mm, 1 hour for<br>each direction x, y, z | 1. One box for each test.                                      | and the electrical defects.                                                                                                                                                                                                   |  |
| Drop<br>(Packing)                                      | Height : 1 m, each<br>time for 6 sides, 3<br>edges, 1 angle          | 2. No addition to the cosmetic                                 |                                                                                                                                                                                                                               |  |

Note: 1) For each reliability test, the sample quantity is 3, and only for one test item. 2) The HTHHS test is requested the Pure Water(Resistance>10M $\Omega$ ).





## **■OUTGOING QUALITY CONTROL SPECIFICATION**

### ◆ Environment Required

Customer's test & measurement are required to be conducted under the following conditions:Temperature: $23 \pm 5^{\circ}$ CHumidity: $55 \pm 15^{\circ}$  RHFluorescent Lamp:30WDistance between the Panel & Lamp: $\geq 50$ cmDistance between the Panel & Eyes of the Inspector: $\geq 30$ cmFinger glove (or finger cover) must be worn by the inspector.Inspector.Inspection table or jig must be anti-electrostatic.=

## **♦**Sampling Plan

Level II, Normal Inspection, Single Sampling, MIL-STD-105E

## ♦ Criteria and Acceptable Quality Level

| Partition | AQL  | Definition                              |
|-----------|------|-----------------------------------------|
| Major     | 0.65 | Defects in Pattern Check (Display On)   |
| Minor     | 1.0  | Defects in Cosmetic Check (Display Off) |

## ♦Inspection Criteria

1.1 Cosmetic Check (Display Off) in Non-Active Area

| Check Item Cl          | lassification | Criteria                                                       |
|------------------------|---------------|----------------------------------------------------------------|
| Panel General Chipping | Minor         | X > 6 mm (Along with Edge)<br>Y > 1 mm (Perpendicular to edge) |



### 1.2 Cosmetic Check (Display Off) in Non-Active Area (Continued)

| Check Item                                                       | Classification | Criteria                              |
|------------------------------------------------------------------|----------------|---------------------------------------|
| Panel Crack                                                      | Minor          | Any crack is not allowable.           |
| Copper Exposed<br>(Even Pin or Film)                             | Minor          | Not Allowable by Naked Eye Inspection |
| Film or Trace Damage                                             | Minor          | 0                                     |
| Terminal Lead Prober Mark                                        | Acceptable     |                                       |
| Glue or Contamination on Pin<br>(Couldn't Be Removed by Alcohol) | Minor          |                                       |
| Ink Marking on Back Side of panel<br>(Exclude on Film)           | Acceptable     | Ignore for Any                        |



### 1.3 Cosmetic Check (Display Off) in Active Area

It is recommended to execute in clear room environment (class 10k) if actual in necessary.

| Check Item                                                       | Classification | Criteria                                                                                                                                 |
|------------------------------------------------------------------|----------------|------------------------------------------------------------------------------------------------------------------------------------------|
| Any Dirt & Scratch on Polarizer's<br>Protective Film             | Acceptable     | Ignore for not Affect the Polarizer                                                                                                      |
| Scratches, Fiber, Line-Shape Defect<br>(On Polarizer)            | Minor          | $W \le 0.1$ Ignore $W > 0.1$ $n \le 1$ $L \le 2$ $n \le 1$ $L > 2$ $n = 0$                                                               |
| Dirt, Black Spot, Foreign Material,<br>(On Polarizer)            | Minor          | $\begin{array}{ll} \Phi \leq 0.1 & \mbox{ Ignore} \\ 0.1 < \Phi \leq 0.25 & \mbox{ n} \leq 1 \\ 0.25 < \Phi & \mbox{ n} = 0 \end{array}$ |
| Dent, Bubbles, White spot<br>(Any Transparent Spot on Polarizer) | Minor          | $\Phi \le 0.5$<br>→ Ignore if no Influence on Display<br>$0.5 < \Phi$ n = 0                                                              |
| Fingerprint, Flow Mark<br>(On Polarizer)                         | Minor          | Not Allowable                                                                                                                            |

\* Protective film should not be tear off when cosmetic check.

\*\* Definition of W & L &  $\Phi$  (Unit: mm):  $\Phi$  = (a + b) / 2





### 1.4 Pattern Check (Display On) in Active Area

| Check Item    | Classification | Criteria |
|---------------|----------------|----------|
| No Display    | Major          |          |
| Missing Line  | Major          |          |
| Pixel Short   | Major          |          |
| Darker Pixel  | Major          |          |
| Wrong Display | Major          |          |
| Un-uniform    | Major          |          |

One Edgewater Plaza, Staten Island, NY 10305 \* Tel. 718-720-0018 \* Fax. 718-720-0225 \* Email: sales@allshore.com



## ■ CAUTIONS IN USING OLED MODULE

### Precautions For Handling OLED Module:

- 1. OLED module consists of glass and polarizer. Pay attention to the following items when handling:
  - i. Avoid drop from high, avoid excessive impact and pressure.
  - ii. Do not touch, push or rub the exposed polarizers with anything harder than an HB pencil lead.
  - iii. If the surface becomes dirty, breathe on the surface and gently wipe it off with a soft dry cloth. If it is terrible dirty, moisten the soft cloth with Isopropyl alcohol or Ethyl alcohol. Other solvents may damage the polarizer. Especially water, Ketone and Aromatic solvents.
  - iv. Wipe off saliva or water drops immediately, contact the polarizer with water over a long period of time may cause deformation.
  - v. Please keep the temperature within specified range for use and storage. Polarization degradation, bubble generation or polarizer peeling-off may occur with high temperature and high humidity.
  - vi. Condensation on the surface and the terminals due to cold or anything will damage, stain or dirty the polarizer, so make it clean as the way of iii.
- 2. Do not attempt to disassemble or process the OLED Module.
- 3. Make sure the TCP or the FPC of the Module is free of twisting, warping and distortion, do not pull or bend them forcefully, especially the soldering pins. On the other side, the SLIT part of the TCP is made to bend in the necessary case.
- 4. When assembling the module into other equipment, give the glass enough space to avoid excessive pressure on the glass, especially the glass cover which is much more fragile.
- 5. Be sure to keep the air pressure under 120 kPa, otherwise the glass cover is to be cracked.
- 6. Be careful to prevent damage by static electricity:

i. Be sure to ground the body when handling the OLED Modules.

- ii. All machines and tools required for assembling, such as soldering irons, must be properly grounded.
- iii. Do not assemble and do no other work under dry conditions to reduce the amount of static electricity generated. A relative humidity of 50%-60% is recommended.
- iv. Peel off the protective film slowly to avoid the amount of static electricity generated.
- v. Avoid to touch the circuit, the soldering pins and the IC on the Module by the body.

vi. Be sure to use anti-static package.

- 7. Contamination on terminals can cause an electrochemical reaction and corrade the terminal circuit, so make it clean anytime.
- 8. All terminals should be open, do not attach any conductor or semiconductor on the terminals.
- 9. When the logic circuit power is off, do not apply the input signals.
- 10. Power on sequence:  $V_{DD} \rightarrow V_{PP}$ , and power off sequence:  $V_{PP} \rightarrow V_{DD}$ .
- 11. Be sure to keep temperature, humidity and voltage within the ranges of the spec, otherwise shorten Module' s life time, even make it damaged.
- 12. Be sure to drive the OLED Module following the Specification and Datasheet of IC controller, otherwise something wrong may be seen.



13.When displaying images, keep them rolling, and avoid one fixed image displaying more than 30 seconds, otherwise the residue image is to be seen. This is the speciality of OLED.

### Precautions For Soldering OLED Module:

- 1. Soldering temperature :  $260^{\circ}C \pm 10^{\circ}C$ .
- 2. Soldering time : 3-4 sec.
- 3. Repeating time : no more than 3 times.
- 4. If soldering flux is used, be sure to remove any remaining flux after finishing soldering operation. (This does not apply in the case of a non-halogen type of flux.) It is recommended to protect the surface with a cover during soldering to prevent any damage due to flux spatters.

### Precautions For Storing OLED Module:

- 1. Be sure to store the OLED Module in the vacuum bag with dessicant.
- 2. If the Module can not be used up in 1 month after the bag being opened, make sure to seal the Module in the vacuum bag with dessicant again.
- 3. Store the Module in a dark place, do not expose to sunlight or fluorescent light.
- 4. The polarizer surface should not touch any other objects. It is recommended to store the Module in the shipping container.
- 5. It is recommended to keep the temperature between  $0^{\circ}C$  and  $30^{\circ}C$ , the relative humidity not over 60%.

### ♦ Limited Warranty

Unless relevant quality agreements signed with customer and law enforcement, for a period of 12 months from date of production, all products (except automotive products) All Shore will replace or repair any of its OLED modules which are found to be functional defect when inspected in accordance with All Shore OLED acceptance standards (copies available upon request). Cosmetic/visual defects must be returned to All Shore within 90 days of shipment. Confirmation of such date should be based on freight documents. The warranty liability of All Shore is limited to repair and/or replacement on the terms above. All Shore will not be responsible for any subsequent or consequential events.

### **♦**Return OLED Module Under Warranty:

- 1. No warranty in the case that the precautions are disregarded.
- 2. Module repairs will be invoiced to the customer upon mutual agreement. Modules must be returned with sufficient description of the failures or defects.